123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935 |
-
-
- #include "stm32f10x.h"
- #include "main.h"
- static void SetSysClockTo48(void);
- unsigned char g_ucHSE_Flag;
- #if defined (STM32F10X_LD_VL) || (defined STM32F10X_MD_VL) || (defined STM32F10X_HD_VL)
- #else
- #define SYSCLK_PREQ_USER
- #define SYSCLK_PREQ_CLOCK USER_MAIN_SYSCLK
- #endif
-
- #if defined (STM32F10X_HD) || (defined STM32F10X_XL) || (defined STM32F10X_HD_VL)
- #endif
-
- #define VECT_TAB_OFFSET 0x4000
- #if defined SYSCLK_PREQ_USER
- uint32_t SystemCoreClock = SYSCLK_PREQ_CLOCK;
- #else
- #error "请定义相关时钟选项"
- #endif
- __I uint8_t AHBPrescTable[16] = {0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9};
- static void SetSysClock(void);
- #if defined SYSCLK_PREQ_USER
- static void SetSysClockToMy(void);
- #endif
- #ifdef DATA_IN_ExtSRAM
- static void SystemInit_ExtMemCtl(void);
- #endif
- void SystemInit (void)
- {
-
-
- RCC->CR |= (uint32_t)0x00000001;
-
- #ifndef STM32F10X_CL
- RCC->CFGR &= (uint32_t)0xF8FF0000;
- #else
- RCC->CFGR &= (uint32_t)0xF0FF0000;
- #endif
-
-
- RCC->CR &= (uint32_t)0xFEF6FFFF;
-
- RCC->CR &= (uint32_t)0xFFFBFFFF;
-
- RCC->CFGR &= (uint32_t)0xFF80FFFF;
- #ifdef STM32F10X_CL
-
- RCC->CR &= (uint32_t)0xEBFFFFFF;
-
- RCC->CIR = 0x00FF0000;
-
- RCC->CFGR2 = 0x00000000;
- #elif defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || (defined STM32F10X_HD_VL)
-
- RCC->CIR = 0x009F0000;
-
- RCC->CFGR2 = 0x00000000;
- #else
-
- RCC->CIR = 0x009F0000;
- #endif
-
- #if defined (STM32F10X_HD) || (defined STM32F10X_XL) || (defined STM32F10X_HD_VL)
- #ifdef DATA_IN_ExtSRAM
- SystemInit_ExtMemCtl();
- #endif
- #endif
-
-
- SetSysClock();
-
- #ifdef VECT_TAB_SRAM
- SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET;
- #else
- SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET;
- #endif
- }
- void SystemCoreClockUpdate (void)
- {
- uint32_t tmp = 0, pllmull = 0, pllsource = 0;
- #ifdef STM32F10X_CL
- uint32_t prediv1source = 0, prediv1factor = 0, prediv2factor = 0, pll2mull = 0;
- #endif
- #if defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || (defined STM32F10X_HD_VL)
- uint32_t prediv1factor = 0;
- #endif
-
-
- tmp = RCC->CFGR & RCC_CFGR_SWS;
-
- switch (tmp)
- {
- case 0x00:
- SystemCoreClock = HSI_VALUE;
- break;
- case 0x04:
- SystemCoreClock = HSE_VALUE;
- break;
- case 0x08:
-
- pllmull = RCC->CFGR & RCC_CFGR_PLLMULL;
- pllsource = RCC->CFGR & RCC_CFGR_PLLSRC;
-
- #ifndef STM32F10X_CL
- pllmull = ( pllmull >> 18) + 2;
-
- if (pllsource == 0x00)
- {
-
- SystemCoreClock = (HSI_VALUE >> 1) * pllmull;
- }
- else
- {
- #if defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || (defined STM32F10X_HD_VL)
- prediv1factor = (RCC->CFGR2 & RCC_CFGR2_PREDIV1) + 1;
-
- SystemCoreClock = (HSE_VALUE / prediv1factor) * pllmull;
- #else
-
- if ((RCC->CFGR & RCC_CFGR_PLLXTPRE) != (uint32_t)RESET)
- {
- SystemCoreClock = (HSE_VALUE >> 1) * pllmull;
- }
- else
- {
- SystemCoreClock = HSE_VALUE * pllmull;
- }
- #endif
- }
- #else
- pllmull = pllmull >> 18;
-
- if (pllmull != 0x0D)
- {
- pllmull += 2;
- }
- else
- {
- pllmull = 13 / 2;
- }
-
- if (pllsource == 0x00)
- {
-
- SystemCoreClock = (HSI_VALUE >> 1) * pllmull;
- }
- else
- {
-
-
- prediv1source = RCC->CFGR2 & RCC_CFGR2_PREDIV1SRC;
- prediv1factor = (RCC->CFGR2 & RCC_CFGR2_PREDIV1) + 1;
-
- if (prediv1source == 0)
- {
-
- SystemCoreClock = (HSE_VALUE / prediv1factor) * pllmull;
- }
- else
- {
-
-
- prediv2factor = ((RCC->CFGR2 & RCC_CFGR2_PREDIV2) >> 4) + 1;
- pll2mull = ((RCC->CFGR2 & RCC_CFGR2_PLL2MUL) >> 8 ) + 2;
- SystemCoreClock = (((HSE_VALUE / prediv2factor) * pll2mull) / prediv1factor) * pllmull;
- }
- }
- #endif
- break;
- default:
- SystemCoreClock = HSI_VALUE;
- break;
- }
-
-
-
- tmp = AHBPrescTable[((RCC->CFGR & RCC_CFGR_HPRE) >> 4)];
-
- SystemCoreClock >>= tmp;
- }
- static void SetSysClock(void)
- {
- #if defined SYSCLK_PREQ_USER
- SetSysClockTo48();
- #endif
-
-
-
-
- }
-
- #ifdef DATA_IN_ExtSRAM
-
- void SystemInit_ExtMemCtl(void)
- {
-
- RCC->AHBENR = 0x00000114;
-
-
- RCC->APB2ENR = 0x000001E0;
-
-
-
- GPIOD->CRL = 0x44BB44BB;
- GPIOD->CRH = 0xBBBBBBBB;
- GPIOE->CRL = 0xB44444BB;
- GPIOE->CRH = 0xBBBBBBBB;
- GPIOF->CRL = 0x44BBBBBB;
- GPIOF->CRH = 0xBBBB4444;
- GPIOG->CRL = 0x44BBBBBB;
- GPIOG->CRH = 0x44444B44;
-
-
-
- FSMC_Bank1->BTCR[4] = 0x00001011;
- FSMC_Bank1->BTCR[5] = 0x00000200;
- }
- #endif
- #if defined SYSCLK_PREQ_USER
- static void SetSysClockTo48(void)
- {
- __IO uint32_t StartUpCounter = 0, HSEStatus = 0;
-
-
- RCC->CR |= ((uint32_t)RCC_CR_HSEON);
-
- do
- {
- HSEStatus = RCC->CR & RCC_CR_HSERDY;
- StartUpCounter++;
- } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT));
- if ((RCC->CR & RCC_CR_HSERDY) != RESET)
- {
- HSEStatus = (uint32_t)0x01;
- }
- else
- {
- HSEStatus = (uint32_t)0x00;
- }
- if (HSEStatus == (uint32_t)0x01)
- {
-
- FLASH->ACR |= FLASH_ACR_PRFTBE;
-
- FLASH->ACR &= (uint32_t)((uint32_t)~FLASH_ACR_LATENCY);
- FLASH->ACR |= (uint32_t)FLASH_ACR_LATENCY_1;
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_HPRE_DIV1;
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE2_DIV1;
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV2;
- #ifdef STM32F10X_CL
-
-
-
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV2_DIV5 | RCC_CFGR2_PLL2MUL8 |
- RCC_CFGR2_PREDIV1SRC_PLL2 | RCC_CFGR2_PREDIV1_DIV5);
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLXTPRE_PREDIV1 | RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL6);
- #else
-
- RCC->CFGR &= (uint32_t)((uint32_t)~(RCC_CFGR_PLLSRC | RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLMULL));
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_HSE | RCC_CFGR_PLLMULL3);
- #endif
-
- RCC->CR |= RCC_CR_PLLON;
-
- while((RCC->CR & RCC_CR_PLLRDY) == 0)
- {
- }
-
- RCC->CFGR &= (uint32_t)((uint32_t)~(RCC_CFGR_SW));
- RCC->CFGR |= (uint32_t)RCC_CFGR_SW_PLL;
-
- while ((RCC->CFGR & (uint32_t)RCC_CFGR_SWS) != (uint32_t)0x08)
- {
- }
- }
- else
- {
- }
- }
- static void SetSysClockToMy(void)
- {
- __IO uint32_t StartUpCounter = 0, HSEStatus = 0;
-
-
-
- RCC->CR |= ((uint32_t)RCC_CR_HSEON);
-
- do
- {
- HSEStatus = RCC->CR & RCC_CR_HSERDY;
- StartUpCounter++;
- } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT));
- if ((RCC->CR & RCC_CR_HSERDY) != RESET)
- {
- HSEStatus = (uint32_t)0x01;
- }
- else
- {
- HSEStatus = (uint32_t)0x00;
- }
- if (HSEStatus == (uint32_t)0x01)
- {
-
- FLASH->ACR |= FLASH_ACR_PRFTBE;
-
- FLASH->ACR &= (uint32_t)((uint32_t)~FLASH_ACR_LATENCY);
- FLASH->ACR |= (uint32_t)FLASH_ACR_LATENCY_2;
-
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_HPRE_DIV1;
-
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE2_DIV1;
- #ifdef STM32F10X_CL
-
-
-
- #if(SYSCLK_PREQ_CLOCK==20000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV1;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL4
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV8;
- #elif(SYSCLK_PREQ_CLOCK==24000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV1;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL6
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV10;
- #elif(SYSCLK_PREQ_CLOCK==25000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV1;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL5
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV8;
- #elif(SYSCLK_PREQ_CLOCK==28000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV1;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL7
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV10;
- #elif(SYSCLK_PREQ_CLOCK==30000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV1;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL6
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV8;
- #elif(SYSCLK_PREQ_CLOCK==32000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV1;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL8
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV10;
- #elif(SYSCLK_PREQ_CLOCK==40000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV2;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL5
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV5;
- #elif(SYSCLK_PREQ_CLOCK==45000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV2;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL9
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV8;
- #elif(SYSCLK_PREQ_CLOCK==48000000)
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_HSE |
- RCC_CFGR2_PREDIV1_DIV1 |
- RCC_CFGR2_PREDIV2_DIV4 |
- RCC_CFGR2_PLL2MUL16 );
-
- #if 0
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
- #endif
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL4
-
- );
- #elif(SYSCLK_PREQ_CLOCK==50000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV2;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL5
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV4;
- #elif(SYSCLK_PREQ_CLOCK==57600000)
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV2;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV2_DIV4 |
- RCC_CFGR2_PLL2MUL16 |
- RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV1_DIV6);
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLXTPRE_PREDIV1 |
- RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL6);
- #elif(SYSCLK_PREQ_CLOCK==60000000)
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_HSE |
- RCC_CFGR2_PREDIV1_DIV1 |
- RCC_CFGR2_PREDIV2_DIV4 |
- RCC_CFGR2_PLL2MUL16 );
-
- #if 0
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
- #endif
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL5
-
- );
- #elif(SYSCLK_PREQ_CLOCK==64000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV2;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL8
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV5;
- #elif(SYSCLK_PREQ_CLOCK==70000000)
-
- RCC->CFGR |= (uint32_t)RCC_CFGR_PPRE1_DIV2;
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_PLL2 |
- RCC_CFGR2_PREDIV2_DIV3 |
- RCC_CFGR2_PLL2MUL10 );
-
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL7
-
- );
- RCC->CFGR2 |= (uint32_t)RCC_CFGR2_PREDIV1_DIV4;
- #elif(SYSCLK_PREQ_CLOCK==72000000)
- RCC->CFGR2 &= (uint32_t)~(RCC_CFGR2_PREDIV2 | RCC_CFGR2_PLL2MUL |
- RCC_CFGR2_PREDIV1 | RCC_CFGR2_PREDIV1SRC);
- RCC->CFGR2 |= (uint32_t)(RCC_CFGR2_PREDIV1SRC_HSE |
- RCC_CFGR2_PREDIV1_DIV1 |
- RCC_CFGR2_PREDIV2_DIV4 |
- RCC_CFGR2_PLL2MUL16 );
-
- #if 0
-
- RCC->CR |= RCC_CR_PLL2ON;
-
- while((RCC->CR & RCC_CR_PLL2RDY) == 0)
- {
- }
- #endif
-
- RCC->CFGR &= (uint32_t)~(RCC_CFGR_PLLXTPRE | RCC_CFGR_PLLSRC | RCC_CFGR_PLLMULL);
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_PREDIV1 |
- RCC_CFGR_PLLMULL6
-
- );
- #else
- #error "请选择频率"
- #endif
- #else
-
-
- RCC->CFGR &= (uint32_t)((uint32_t)~(RCC_CFGR_PLLSRC | RCC_CFGR_PLLXTPRE |RCC_CFGR_PLLMULL));
- RCC->CFGR |= (uint32_t)(RCC_CFGR_PLLSRC_HSE | RCC_CFGR_PLLMULL6);
- #endif
-
- RCC->CR |= RCC_CR_PLLON;
-
- while((RCC->CR & RCC_CR_PLLRDY) == 0)
- {
- }
-
-
- RCC->CFGR &= (uint32_t)((uint32_t)~(RCC_CFGR_SW));
- RCC->CFGR |= (uint32_t)RCC_CFGR_SW_PLL;
-
-
- while ((RCC->CFGR & (uint32_t)RCC_CFGR_SWS) != (uint32_t)0x08)
- {
- }
- }
- else
- {
- g_ucHSE_Flag=0;
- while(1);
- }
- }
- #endif
-
-
|